Verilog vhdl vergleichmunkák

Szűrő

Legutóbbi kereséseim
Szűrés erre:
Költségvetés
eddig:
eddig:
eddig:
Típus
Készségek
Nyelvek
    Munka státusza
    2,000 verilog vhdl vergleich munka, árazás ebben: EUR

    The brightness measurement with help of PMODALS sensor ( ) should be realized. For this purpose, the Basys 3 FPGA board should be used. Furthermore, an 8051 microcontroller IP core( be displayed on 7-segment displays. At lower or exceeded a threshold value (for example: 80%), all LEDs should flash. By pressing one of the push buttons the display should change between the display modes percent (0% -100%)and ADC value (0-255). You can see block schematic. Whole design needs to be in VHDL and C(for mc8051) code and tested with Model Sim IntelFPGA. Test bench in Model Sim included. Synthesis is in Vivado. Keywords: Basys3, FPGA, Ambient light sensor, SPI, mc8051, VHDL, C, Vivado

    €29 - €240
    €29 - €240
    0 árajánlat

    We want a DDR3 controller for a 7 series FPGA with the following specification: - DDR3 Speed: 533MH...(32bits) up to the maximum DDR3 memory size. The read interface must be axi-stream compliant. General: The controller must record the number of samples written thru the write FIFO. If the user wants to read more samples thru the read FIFO than samples are available in the DDR3 memory, then the "tvalid" of the AXI read interface shall remain low. Important: The entire source code must be done in Verilog. The clocks required by the design will be provided from the top level. No additional MMCMs or PLLs shall be used inside the controller. Please only apply for this project if you have experience with 7 series FPGAs and DDR3 in combination as well as the native interface...

    €726 (Avg Bid)
    €726 licitátlag
    4 árajánlat

    Implement a UDP communication protocol in VHDL to transmit and receive UDP packets. A linux based PC will send a UDP packet of arbitrary size over ethernet and zedboard FPGA should receive and do a logic operation on data and send back a packet of a different size back to the PC. Design also requires interfacing with the PHY chip on zedboard. Important note, your implementation should ONLY use PL part of the fpga and no FPGA specific units (like cpu cores, AXI bus, HARD mac chip interface unit,...) should be used. VHDL code should be transferable between different fpga brands, and use minimum possible amount of resources. You will be provided a c++ code which does the mentioned test on PC side.

    €309 (Avg Bid)
    €309 licitátlag
    3 árajánlat

    Need to develop a very simple game using VHDL, to be run on an Altera DE1-SoC FPGA board. The game will use as external 4x4 keypad which will be connected to the board via one of the GPIO ports on the board. Also the game will use some 7-segment displays on the board to display some information regarding the game. The game itself is quite simple and straightforward. The rules of the game and other project information are given in the attached ZIP file.

    €362 (Avg Bid)
    €362 licitátlag
    3 árajánlat

    We have existing hardware based on Xilinx XC7K160T-2FFG676 and TI DAC5682ZIRGC25 We want a verilog interface that accepts 32bit axi stream and is capable of speeds in excess of 400Msps. If needed, the internal interface can be 64bit axi stream on half the sample rate, but the external data rate to the DAC must be 400MSps or higher. A 2nd module must contain the SPI interface for the DAC. A static configuration that operates the DAC in "normal" operation is sufficient. For both modules - data interface and SPI interface - we want dedicated test benches being delivered at the end of the project. We will provide pinout files for the existing hardware.

    €790 (Avg Bid)
    €790 licitátlag
    3 árajánlat

    I want to do image processing for some of my images its basically a red color segmentation from the image and detect the patterns using verilog..... the image size is 240x240

    €284 (Avg Bid)
    €284 licitátlag
    8 árajánlat

    I have the hash algorithm that already implemented in c++ and opencl. I want to convert these hash code into VHDL or verilog.

    €28 - €232
    €28 - €232
    0 árajánlat
    Project for Loi L. Véget ért left

    hey, I saw your work on the vhdl fm radio and I want to know if you're willing to send that same project.

    €139 (Avg Bid)
    €139 licitátlag
    1 árajánlat

    The project goal is the implementation of a Verilog module to interface a high-speed ADC (250MSps) using DDR. The IO/delay shall be dynamically adjusted after reset thru a test pattern match using a test mode of the ADC. As part of the project a simulation test bench needs to be set-up to verify proper function of the interface.

    €1108 (Avg Bid)
    €1108 licitátlag
    7 árajánlat

    Need a vhdl project on mips pipelined processor

    €131 (Avg Bid)
    €131 licitátlag
    7 árajánlat

    Hi olegkaravaev84, I noticed your profile and would like to offer you my SystemVerilog/Verilog FP{GA project. We can discuss any details over chat.

    €418 - €418 / hr
    €418 - €418 / hr
    0 árajánlat

    We're looking for someone with experience is sending data from an FPGA to a PC via a FT601 chip (made by FTDI) and saving the data to a binary file on the PC side.

    €37 / hr (Avg Bid)
    €37 / hr licitátlag
    3 árajánlat
    FPGA and Verilog Expert Véget ért left

    an expert on FPGA and Verilog should bid only...

    €144 (Avg Bid)
    €144 licitátlag
    10 árajánlat
    Verilog Design Véget ért left

    I have one architecture, needs the RTL verilog code for the design to be made and followed by placement and routing to derive the power.

    €104 (Avg Bid)
    €104 licitátlag
    7 árajánlat

    FPGA based VHDL code of control system device, the design should be handwritten, not generating code. The FPGA design must have the std logic data type of the inputs and the outputs and S-Fixed numbers of the entire control design

    €101 (Avg Bid)
    €101 licitátlag
    5 árajánlat

    The brightness measurement with help of PMODALS sensor ( ) should be realized. For this purpose, the Basys 3 FPGA board should be used. Furthermore, an 8051 microcontroller IP core() is to be used...at/products/ip-cores/8051-ip-core) is to be used, which takes over the control. The result of the brightness should be displayed on 7-segment displays. At lower or exceeded a threshold value (for example: 80%), all LEDs should ON. By pressing one of the push buttons, the display should change between the display modes percent (0% -100%) and ADC value (0-255). I can send to you all necessary vhdl files for mc8051. Keywords: VHDL, C, SPI, mc8051, Basys3, FPGA, Ambient light sensor

    €184 (Avg Bid)
    €184 licitátlag
    5 árajánlat
    Project for Jin C. Véget ért left

    Hi Jin, I noticed your work on VHDL/FPGA related projects from your bio. I was wondering if you would like to work on a small project that is based on a FIFO implementation of a FM radio in VHDL. A C++ version of the code is already written, as well as a FIFO and Divider helper files in VHDL. We can discuss any details over chat.

    €148 - €148
    €148 - €148
    0 árajánlat

    Hi Ahmed, I noticed your work on VHDL/FPGA related projects from your bio. I was wondering if you would like to work on a small project that is based on a FIFO implementation of a FM radio in VHDL. A C++ version of the code is already written, as well as a FIFO and Divider helper files in VHDL. We can discuss any details over chat.

    €186 (Avg Bid)
    €186 licitátlag
    1 árajánlat
    Project for Ahmed M. Véget ért left

    Hi Ahmed, I noticed your work on VHDL/FPGA related projects from your bio. I was wondering if you would like to work on a small project that is based on a FIFO implementation of a FM radio in VHDL. A C++ version of the code is already written, as well as a FIFO and Divider helper files in VHDL. We can discuss any details over chat.

    €148 (Avg Bid)
    €148 licitátlag
    1 árajánlat
    build mac unit Véget ért left

    build mac unit using verilog language. I have already done the multypler part and I need help to build the rest

    €29 (Avg Bid)
    €29 licitátlag
    6 árajánlat

    ...Development boards, design software and encoder hardware 4- Separate documents will be provided on use of this hardware and software. 5- You will use two approaches to design development. First you are required to produce a simple/minimal implementation using logic primitives (basic gates and flip flops). Secondly you are to produce a (more) fully capable design using VHDL. Both designs are to be verified by simulation. 6- The VHDL-based design should also be programmed into the FPGA on the development board and verified using the encoder hardware provided. More detailed specifications and requirements will be given to you later 7- The entire work mentioned above needs to be documented so if you do not have GOOD WRITTEN ENGLISH SKILLS please DO NOT apply. Thank you...

    €361 (Avg Bid)
    €361 licitátlag
    7 árajánlat

    FPGA mining hardware - Xiling FPGA - Nexys Video - Can be leveraged from open source bitcoin miner code. - Based on Verilog. - Provide source code, constraints and full recipe for synthesis, implementation and bitstream generation - Connectivity via JTAG to the host (via USB). May consider UART instead, but as a less desirable solution. Mining software: bfgminer, cgminer or similar - Based on stratum protocol - Enable driver that connects to the mining hardware

    €567 (Avg Bid)
    €567 licitátlag
    5 árajánlat
    design with Altera FPGA Véget ért left

    I have a VHDL source for the Altera EP3C25F256C8 FPGA design. I like an expert to setup the timing and fitting parameters to give the design optimum performance. I use Quartus II software version 8.1

    €255 (Avg Bid)
    €255 licitátlag
    4 árajánlat

    The distance measurement with help of MB1010 ultrasonic distance sensor ( ) should be realized. For this purpose, the Basys 3 FPGA board should be used. Furthermore, an 8051 microcontroller IP core () is to...Furthermore, an 8051 microcontroller IP core () is to be used, which takes over the control. The result of the distance measurement should be displayed on 7-segment displays. Pressing a button on the board should switch between inches, meters and centimeters. I can send to you all necessary vhdl files for mc8051. Keywords: Basys3, FPGA, Ultrasonic distance sensor, UART, mc8051 IP Core, VHDL, C, Vivado, ModelSim

    €144 (Avg Bid)
    €144 licitátlag
    1 árajánlat
    FPGA verilog Véget ért left

    Using ModelSim or Quartus II for solving some problems i am working on

    €26 (Avg Bid)
    €26 licitátlag
    13 árajánlat
    Project for Loi L. Véget ért left

    Hi Loi L., I noticed your previous work on the FIFO implementation of a FM Radio in VHDL. I was wondering if you would like to work on that same project. We can discuss any details over chat.

    €139 (Avg Bid)
    €139 licitátlag
    1 árajánlat

    The details of the design will be sent and discussed later. The freelancer needs to have proficient knowledge of VHDL and digital design. Only serious and professional freelancers needed

    €24 (Avg Bid)
    €24 licitátlag
    3 árajánlat
    NEED VHDL CODE Véget ért left

    I NEED VLSI CODE VHDL-7-5-Reed-Solomon ENCODER AND DECODER I HAVE SOME CODE JUST NEED TO RUN AND EXPLAIN MAKING SOME CORRECTIONS

    €13 (Avg Bid)
    €13 licitátlag
    4 árajánlat

    The brightness measurement with help of PMODALS sensor ( ) should be realized. For this purpose, the Basys 3 FPGA board should be used. Furthermore, an 8051 microcontroller IP core() is to be used, which takes over the contr...to be used, which takes over the control. The result of the brightness should be displayed on 7-segment displays. At lower or exceeded a threshold value (for example: 80%), all LEDs should flash. By pressing one of the push buttons the display should change between the display modes percent (0% -100%) and ADC value (0-255). I can send to you all necessary vhdl files for mc8051. Keywords: Basys3, FPGA, Ambient light sensor, SPI, mc8051, VHDL, C, Vivado

    €143 (Avg Bid)
    €143 licitátlag
    7 árajánlat

    Code will contain encryption and decryption of elliptic curve cryptography

    €88 (Avg Bid)
    €88 licitátlag
    1 árajánlat

    In this project, a simple VGA (Video Graphics Array) controller shall be implemented using an FPGA Basys3. The VGA controller should be able to display images with a resolution of 640X480 pixels. Furthermore, it should be possible to select between two different images, depending on the position of switch SW1. Document description of whole design including images explanation of Testbench with ModelSim IntelFPGA

    €94 (Avg Bid)
    €94 licitátlag
    2 árajánlat

    Hi, we have project for creating simple RISC processor through vhdl/Verilog. If interested will give more information

    €9 / hr (Avg Bid)
    €9 / hr licitátlag
    1 árajánlat

    VHDL/Verilog basic RISC Processor, will give more details if interested

    €6 / hr (Avg Bid)
    €6 / hr licitátlag
    1 árajánlat

    This project consists to port some c code (around 50 lines) to Verilog in order to run on a FPGA. Output of the contest Verilog .v source file equivalent of verilog.c testbench .v file equivalent to doSimulation() You can run the C code with "gcc main.c && ./" Elements to select the winning bidder: - Partial screenshot of the implementation or snipset of the implementation - Any ideas, comments, remarks how to get the best implementation - How MIN2 and MAX2 is implemented - Approximate number of LUTs of the module - If a Lattice Diamond project is provided for the simulation. I use Lattice which is freely available at (including the simulator) - The code has been tested on a simulator (required) - The code has been tested on a FPGA (optional) - CV and re...

    €53 (Avg Bid)
    €53 licitátlag
    5 árajánlat
    Project for Mingtian C. Véget ért left

    Hi, I need SPI master design in vhdl. Here is the data sheet. What I need is the functionality to read and write to SPI flash that is in the attached datasheet. I will give you $100 for it if you can successfully complete the project.

    €93 (Avg Bid)
    €93 licitátlag
    1 árajánlat

    I need a detailed video tutorial which includes the following material: - A thorough tutorial with several examples on zedboard XADC. - A thorough tutorial with several examples showing: 1. reading an input analogue signal through XADC 2. processing it in "Xilinx System Generator" and 3. showing the re...the following material: - A thorough tutorial with several examples on zedboard XADC. - A thorough tutorial with several examples showing: 1. reading an input analogue signal through XADC 2. processing it in "Xilinx System Generator" and 3. showing the results on the oscilloscope. The video tutorial should be at least 1 hour. All files and scripts should be shared. The project should be done in VHDL code. The whole procedure must be done in details and quest...

    €226 (Avg Bid)
    Titkos
    €226 licitátlag
    5 árajánlat

    -Tools:Altera Quartus,Modelsim and FPGA. -This Project is divided to two parts:- and implement a 32 bit architecture pipelined CPU with a single bus for a MIPS computer. Found in figure 1 is a top level view of a single core single bus MIPS CPU. Use Quartus to design the list of components found below in Verilog HDL. 1- Register File (16x 32) 2- ALU 3- Instruction Register 4- Control Unit 5- PC register 6- Shift logic unit 7- Conditional logic unit 8- Three-level Cache for the Data Memory (reading and writing) 9- Data Memory 10- Branch target address adder In a 32 bit architecture CPU, for an opcode of 6 bits wide there should be 64 instructions. You are required to function the following 10 instructions from the 64. 1- add 2- sub 3- load 4- store 5- and 6- or 7- branch if zero

    €259 (Avg Bid)
    €259 licitátlag
    5 árajánlat

    matrix multiplication using strassenalg and karatsuba alg and carry select adder

    €36 (Avg Bid)
    €36 licitátlag
    5 árajánlat

    This job is ONLY for experienced FPGA - Verilog Programmers. Apply now if you have developed bitstreams for complex applications using Xilinx or Altera FPGAs. We will match your pay with your current income OR more than that (depends on qualification) + Bonus when you deliver expected results + Opportunity to work from home + Chance to work on exciting and growing Blockchain Technology + No contract. Job Requirement: - Most of job tasks are bound around Verilog programming and embedded systems. - Develop bitstream for different algorithms for variety of FPGA boards. - Code, simulate, synthesize and support to compile Verilog on FPGA. - Embedded Linux Development, VxWorks, RTEMS, or similar real-time operating systems. - C/C++, integrate software components, create a...

    €12 / hr (Avg Bid)
    €12 / hr licitátlag
    9 árajánlat

    Hi, I have written (in Verilog) an SDRAM controller (for a Micron SDRAM) which works perfectly. And I have its model (downloaded from Micron's website). I need someone who can write a testbench to verify my controller (using Micron's model). I just need a basic (but good) verification using Modelsim and Verilog.

    €97 (Avg Bid)
    €97 licitátlag
    3 árajánlat

    General Information “Counter Unit”, “IO Control Unit”, “Top Level & Testbench” and “Synthesis & Implementation will give you additional information about each sub-module of the project in order to realize the counter. FOR ALL DETAILS PLEASE CHECK DIGITAL DESIGN. pdf !!! Functional Specification A four-digit counter shall be implemented for the Basys3 FPGA development board. The FPGA used is a Xilinx Artix-7 FPGA (XC7A35T-1CPG236C). An asynchronous high-active reset shall be used to initialize the design (BTNC button on the Basys3 board). The whole design uses a 100 MHz clock. One switch for the selection of the count direction (CNT_UP/CNT_DOWN). ‘1’ … count up, ‘0’ … count down. If the counter reaches...

    €44 (Avg Bid)
    €44 licitátlag
    7 árajánlat
    verilog counter Véget ért left

    need to use Quratz 18.1 to create and simulate a 5 bit counter.

    €61 (Avg Bid)
    €61 licitátlag
    6 árajánlat

    Here projects are implemented in VHDL programming using Xilinx software. B.E/ Mtech projects would include the kit implementation which can be done on sparten series based on the various application. Major projects and mini projects in VLSI for ECE students are done here.

    €110 (Avg Bid)
    €110 licitátlag
    4 árajánlat

    I am a Verilog beginner. Need help in instantiating a LUT based memory. The requirements are stated in the file.

    €26 (Avg Bid)
    €26 licitátlag
    6 árajánlat

    Please read all the details first. an...milestone and released both. I always paid the coder. check my review. ( Dont bid if you are not agree my terms) Hello /////////////////////////////////// ///////////////////////////////// ///////////////////////////// Looking for experienced FPGA programmer with Verilog skills that can develop bitstreams for BCU1525 (Xilinx VU9P) deployable on the Minerator shell. Equihash variants and X.. variants (x16r - requires changing two BCUs) would be highest priority. Answer me those question--> You must --> have access to BCU1525? And Verilog experience? which Bitstream would you suggest starting with (Equihash Varient or X16r (required chaining 2 together)? have you developed bistreams before? Please check all more details on word ...

    €173 - €519
    €173 - €519
    0 árajánlat

    Please read all the details first. an...milestone and released both. I always paid the coder. check my review. ( Dont bid if you are not agree my terms) Hello /////////////////////////////////// ///////////////////////////////// ///////////////////////////// Looking for experienced FPGA programmer with Verilog skills that can develop bitstreams for BCU1525 (Xilinx VU9P) deployable on the Minerator shell. Equihash variants and X.. variants (x16r - requires changing two BCUs) would be highest priority. Answer me those question--> You must --> have access to BCU1525? And Verilog experience? which Bitstream would you suggest starting with (Equihash Varient or X16r (required chaining 2 together)? have you developed bistreams before? Please check all more details on word ...

    €173 - €519
    €173 - €519
    0 árajánlat

    Vivado 2016.1 will be used. Create a testbench and simulate it in ModelSim with the help of the already provided script files. Design a synchronous system in VHDL which controls a two-storied elevator (ground floor and first floor). You will implement it with a two-process FSM as described above. The clock signal has a frequency of 10 MHz. The circuit should be initialized with a high-active reset signal. After a reset the elevator is always situated at the ground floor. The controller has six inputs (in addition to clock and reset): Button GF inside the cabin to descend to the ground floor (gf_cab_i). Button F1 inside the cabin to ascend to the first floor (f1_cab_i). Button UP located on the ground floor to call the elevator cabin (gf_call_i). Button DOWN located on the first fl...

    €36 (Avg Bid)
    €36 licitátlag
    10 árajánlat

    Digital Circuit will be represented and simulated via ModelSim simulator. Consider the digital circuit represented below. Two eight-bit wide data input ports are added. The result is then used t...Consider the digital circuit represented below. Two eight-bit wide data input ports are added. The result is then used to set one of eight output lines according to predefined thresholds. Code this design in VHDL and verify its correctness by writing a testbench. Simulate the design using the ModelSim simulator. What is the difference between the data type bit and the data type std_logic in VHDL? What is the difference between the data type bit_vector and the data type std_logic_vector in VHDL? What is the difference between VHDL signals and variables? Which data type...

    €25 (Avg Bid)
    €25 licitátlag
    10 árajánlat

    Please read all the details first. an...milestone and released both. I always paid the coder. check my review. ( Dont bid if you are not agree my terms) Hello /////////////////////////////////// ///////////////////////////////// ///////////////////////////// Looking for experienced FPGA programmer with Verilog skills that can develop bitstreams for BCU1525 (Xilinx VU9P) deployable on the Minerator shell. Equihash variants and X.. variants (x16r - requires changing two BCUs) would be highest priority. Answer me those question--> You must --> have access to BCU1525? And Verilog experience? which Bitstream would you suggest starting with (Equihash Varient or X16r (required chaining 2 together)? have you developed bistreams before? Please check all more details on word ...

    €519 (Avg Bid)
    €519 licitátlag
    1 árajánlat

    Hi, I have written an SDRAM controller (for a Micron SDRAM) which does not work very well. In the other hand, I have its model (downloaded from Micron's website). I need someone who can write a testbench to verify my controller using Micron's model and fix my controller.

    €295 (Avg Bid)
    €295 licitátlag
    8 árajánlat